# Rockchip RK805 Datasheet

Revision 1.1 Sep.2016

RK805 Datasheet

# **Revision History**

| Date      | Revision | Description     |
|-----------|----------|-----------------|
| 2016-9-21 | 1.1      | Update          |
| 2016-9-9  | 1.0      | Initial release |

# **Table of Content**

| Figure<br>Table I | of Content                          | . 4 |
|-------------------|-------------------------------------|-----|
| Chapte            | er 1 Introduction                   | . 7 |
| 1.1               |                                     |     |
| 1.2               | Feature                             | . 7 |
| 1.3               | Typical Application Diagrams        | . 8 |
| Chapte<br>2.1     | er 2 Package information            |     |
| 2.2               | Top Marking                         | 9   |
| 2.3               | Dimension                           | 10  |
| 2.4               | Pin Assignment                      | 11  |
| 2.5               | Pinout Number Order                 | 11  |
| Chapte<br>3.1     | er 3 Electrical Characteristics     |     |
| 3.2               | Recommended Operating Conditions    | 13  |
| 3.3               | DC Characteristics                  | 13  |
| Chapte<br>4.1     | er 4 Function Description           |     |
| 4.2               | Device Power on Enable Conditions   | 15  |
| 4.3               | Device Power on Disable Conditions  | 15  |
| 4.4               | Device Sleep Enable Conditions      | 15  |
| 4.5               | Power Sequence                      | 15  |
| 4.6               | Boot Timing Characteristic          | 17  |
| Chapte<br>5.1     | er 5 Register Description           |     |
| 5.2               | Register Description                | 20  |
|                   | er 6 Thermal Management<br>Overview |     |
| 6.2 I             | Package Thermal Characteristics     | 39  |

# **Figure Index**

| Fig. | 2-1 RK805 One Battery Cell Application    | .8 |
|------|-------------------------------------------|----|
|      | 2-1 QFN32 4mm X 4mm (Pitch is 0.4mm)      |    |
| Fig. | 2-2 Pin Assignment                        | 11 |
|      | 4-1 State Machine                         |    |
| _    | 4-1 Power On/Off Timing, BOOT=0 (RK805-0) |    |
| _    | 4-1 Power On/Off Timing, BOOT=1 (RK805-1) |    |
|      | 4-1 Power On/Off Timing, BOOT=1 (RK805-2) |    |

RK805 Datasheet

# **Table Index**

| Table 4-1 Power Start Up Sequence            | 16 |
|----------------------------------------------|----|
| Table 4-2 Boot Timing Characteristics        | 18 |
| Table 6-1 Thermal Resistance Characteristics | 39 |

# **Warranty Disclaimer**

Rockchip Electronics Co., Ltd makes no warranty, representation or guarantee (expressed, implied, statutory, or otherwise) by or with respect to anything in this document, and shall not be liable for any implied warranties of non-infringement, merchantability or fitness for a particular purpose or for any indirect, special or consequential damages.

Information furnished is believed to be accurate and reliable. However, Rockchip Electronics Co., Ltd assumes no responsibility for the consequences of use of such information or for any infringement of patents or other rights of third parties that may result from its use.

Rockchip Electronics Co., Ltd's products are not designed, intended, or authorized for using as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Rockchip Electronics Co., Ltd's product could create a situation where personal injury or death may occur, should buyer purchase or use Rockchip Electronics Co., Ltd's products for any such unintended or unauthorized application, buyers shall indemnify and hold Rockchip Electronics Co., Ltd and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, expenses, and reasonable attorney fees arising out of, either directly or indirectly, any claim of personal injury or death that may be associated with such unintended or unauthorized use, even if such claim alleges that Rockchip Electronics Co., Ltd was negligent regarding the design or manufacture of the part.

#### **Copyright and Patent Right**

Information in this document is provided solely to enable system and software implementers to use Rockchip Electronics Co., Ltd 's products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Rockchip Electronics Co., Ltd does not convey any license under its patent rights nor the rights of others.

All copyright and patent rights referenced in this document belong to their respective owners and shall be subject to corresponding copyright and patent licensing requirements.

#### **Trademarks**

Rockchip and Rockchip $^{TM}$  logo and the name of Rockchip Electronics Co., Ltd's products are trademarks of Rockchip Electronics Co., Ltd. and are exclusively owned by Rockchip Electronics Co., Ltd. References to other companies and their products use trademarks owned by the respective companies and are for reference purpose only.

#### Confidentiality

The information contained herein (including any attachments) is confidential. The recipient hereby acknowledges the confidentiality of this document, and except for the specific purpose, this document shall not be disclosed to any third party.

#### Reverse engineering or disassembly is prohibited.

ROCKCHIP ELECTRONICS CO.,LTD. RESERVES THE RIGHT TO MAKE CHANGES IN ITS PRODUCTS OR PRODUCT SPECIFICATIONS WITH THE INTENT TO IMPROVE FUNCTION OR DESIGN AT ANY TIME AND WITHOUT NOTICE AND IS NOT REQUIRED TO UNDATE THIS DOCUMENTATION TO REFLECT SUCH CHANGES.

#### Copyright © 2016 Rockchip Electronics Co., Ltd.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Rockchip Electronics Co., Ltd.

## **Chapter 1 Introduction**

#### 1.1 Overview

The RK805 is a complete power supply solution for Portable systems. The highly integrated device includes four buck DC-DC converters, three high performance Idos,  $I^2C$  interface, programmable power sequencing and an RTC.

The RK805 improves performance, reduces component count and size, and therefore provides lower cost solution compared to conventional portable designs. The ultra fast 2MHz current mode DC/DC architecture optimizes the transient performance and is compatible with tiny low cost ceramic inductors and capacitors. All DC/DC channels include integrated MOSFETS. Internal soft-start and compensation circuits minimize external components count. Most outputs can be programmed through the I<sup>2</sup>C interface

The RK805 integrates internal RC oscillator for low cost application which without RTC function.

#### 1.2 Feature

- Input voltage range: 2.7V to 5.5V
- 2MHz Switching Frequency for bucks
- Current mode architecture for best transient performance
- Internal compensation and soft start
- I<sup>2</sup>C Programmable output levels and power sequencing
- High efficiency architecture
- Integrated Vout Discharge Circuit for BUCK and LDO
- Power:
  - CH1: Synchronous Buck regulator, 2.5A max
  - CH2: Synchronous Buck regulator, 2.5A max
  - CH3: Synchronous Buck regulator, 1.5A max
  - CH4: Synchronous Buck regulator, 1.5A max
  - CH5,CH6: Linear regulators, 300mA max
  - CH7: Low noise and high PSRR linear regulator,100mA max
- Auxiliary: Flexible Power Sequence control
- Package: 4mmx4mm QFN32 (pitch 0.4mm)

# 1.3 Typical Application Diagrams



Fig. 1-1 RK805 One Battery Cell Application

## **Chapter 2 Package information**

# 2.1 Ordering information

| Orderable<br>Device | RoHS<br>status | Package    | Package Qty                               | Device special feature    |
|---------------------|----------------|------------|-------------------------------------------|---------------------------|
| RK805-1             | RoHS pass      | QFN32(4X4) | 4900ea/inner box* 6 inner boxes/outer box | For RK3228<br>application |
| RK805-2             | RoHS pass      | QFN32(4X4) | 4900ea/inner box* 6 inner boxes/outer box | For RK1108<br>application |

## 2.2 Top Marking





#### 2.3 Dimension







Fig. 2-1 QFN32 4mm X 4mm (Pitch is 0.4mm)

| DESCRIPTION        | SYMBOL | MILLIMETER |                      |           |  |
|--------------------|--------|------------|----------------------|-----------|--|
| DESCRIPTION        | STMBUL | MIN        | NOM                  | MAX       |  |
| TOTAL THICKNESS    | Α      | 0.70/0.80  |                      | 0.80/0.90 |  |
| STAND OFF          | A1     | 0          | 0.035                | 0.05      |  |
| MATERIAL THICKNESS | A3     | -          | 0.203 <sub>REF</sub> | -         |  |
| PACKAGE SIZE       | D      | 3.924      |                      | 4.076     |  |
|                    | Е      | 3.924      |                      | 4.076     |  |
| EP SIZE            | D1     | 2.700      |                      | 2.900     |  |
| EP 512E            | E1     | 2.700      |                      | 2.900     |  |
| LEAD LENGTH        | L      | 0.224      |                      | 0.376     |  |
| LEAD PITCH         | е      | 0.400TYP   |                      |           |  |
| LEAD WIDTH         | b      | 0.150      |                      | 0.250     |  |
| LEAD TO EXPOSED    | k      |            | 0.200MIN             |           |  |

#### Note:

- Coplanarity applies to leads, corner leads and die attach pad.
- Dimension b applies to metalized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension b should not be measure in that radius area.
- 0.15mm of dimension b is recommended in PCB layout.

# 2.4 Pin Assignment



Fig. 2-2 Pin Assignment

## 2.5 Pinout Number Order

| PIN NO | PIN NAME | PIN DESCRIPTION                                                                          |
|--------|----------|------------------------------------------------------------------------------------------|
| 1      | EN       | Power on or power off enable pin, active high, internal 800k resistor pull low to ground |
| 2      | SLEEP    | Sleep mode control input                                                                 |
| 3      | LDO1     | LDO1 output                                                                              |
| 4      | VCC5     | Power supply of LDO1/2                                                                   |
| 5      | LDO2     | LDO2 output                                                                              |
| 6      | INT      | Interrupt request pin, open drain                                                        |
| 7      | SCL      | I2C clock input                                                                          |
| 8      | SDA      | I2C data input and output                                                                |
| 9      | RESETB   | Reset pin after power on, active low                                                     |
| 10     | FB2      | Output feedback voltage of buck2                                                         |
| 11     | SW2      | Switching node of buck2                                                                  |
| 12     | VCC2     | Power supply of buck2                                                                    |
| 13     | VCC1     | Power supply of buck1                                                                    |
| 14     | SW1      | Switching node of buck1                                                                  |
| 15     | FB1      | Output feedback voltage of buck1                                                         |
| 16     | OUT1     | General digital output pin 1, CMOS level output, high level is VFB4                      |
| 17     | OUT2     | General digital output pin 2, CMOS level output, high level is VFB4                      |
| 18     | XIN      | 32.768KHz crystal oscillator input                                                       |
| 19     | XOUT     | 32.768KHz crystal oscillator output                                                      |
| 20     | VREF     | Internal reference voltage                                                               |
| 21     | REFGND   | Reference ground                                                                         |
| 22     | VCCA     | Power supply of controller                                                               |
| 23     | VCC6     | Power supply of LDO3                                                                     |

| PIN NO      | PIN NAME       | PIN DESCRIPTION                                                         |
|-------------|----------------|-------------------------------------------------------------------------|
| 24          | LDO3           | LDO3 output                                                             |
| 25          | CLK32K         | 32.768KHz clock output, open drain                                      |
| 26          | FB4            | Output feedback voltage of buck4                                        |
| 27          | SW4            | Switching node of buck4                                                 |
| 28          | VCC4           | Power supply of buck4                                                   |
| 29          | VCC3           | Power supply of buck3                                                   |
| 30          | SW3            | Switching node of buck3                                                 |
| 31          | FB3            | Output feedback voltage of buck3                                        |
| 32          | PWRON          | Power on key input, active low, internal 17k resistor pull high to VCCA |
| Exposed pad | Exposed ground | Ground                                                                  |

# **Chapter 3 Electrical Characteristics**

# 3.1 Absolute Maximum Ratings

| Parameter                                             | Min  | Max          | Uni<br>ts |
|-------------------------------------------------------|------|--------------|-----------|
| Voltage range on pins VCCx, SWx, FBx                  | -0.3 | 6.5          | V         |
| Voltage range on pins LDOx, VREF                      | -0.3 | 6.5          | V         |
| Voltage range on pin CLK32K, SLEEP                    | -0.3 | 6.5          | V         |
| Voltage range on pins XIN,XOUT, EN, PWRON             | -0.3 | VCCx_MAX+0.3 |           |
| Voltage range on pins RESETB, INT, SDA, SCL,OUT1,OUT2 | -0.3 | 4            | V         |
| Storage temperature range, TS                         | -40  | 150          | °C        |
| Operating temperature range, TJ                       | -40  | 125          | °C        |
| Maximum Soldering Temperature, Tsolder                |      | 300          | °C        |

Note 1. Exposure to the conditions exceeded absolute maximum ratings may cause the permanent damages and affect the reliability and safety of both device and systems using the device. The functional operations cannot be guaranteed beyond specified values in the recommended conditions.

## 3.2 Recommended Operating Conditions

| Parameter                   | Min | TYP | Max | Units |
|-----------------------------|-----|-----|-----|-------|
| Voltage range on pins VCCx  | 2.7 | 5   | 5.5 | V     |
| Voltage range on other pins |     |     | 5.5 | V     |
| Power Dissipation           |     |     | 2.7 | W     |

# 3.3 DC Characteristics

 $T_J=25C$ ;  $V_{VCCA}=VCCx=5V$ , unless otherwise specified.

| Parameter                      | Symbol                | Condition                                                  | Min.   | Тур.           | Max.  | Unit  |
|--------------------------------|-----------------------|------------------------------------------------------------|--------|----------------|-------|-------|
| VCCA Input (VCCA is the        | e power su            | ipply of controll                                          | er)    |                |       |       |
| VCCA Operating Range           | $V_{VCCA}$            |                                                            | 2.8    | 5              | 5.5   | V     |
| VCCA over voltage protect      | V <sub>VCCA_ov</sub>  |                                                            |        | 6              |       | V     |
| VCCA under voltage protect     | V <sub>VCCA_uv</sub>  | Step=0.1V, from<br>2.7V to 3.4V<br>programmable            |        | 2.7            |       | V     |
| VCCA low voltage alarm         | V <sub>VCCA_lv</sub>  | Step=0.1V, from<br>2.8V to 3.5V<br>programmable            |        | 3.3            |       | V     |
| VCCA OK voltage threshold      | V <sub>VCCA_</sub> OK | 2.8V/3.0V/3.4V/3.<br>6V OTP<br>programmable                |        | 3.0            |       | V     |
| CH1: Buck 1                    |                       |                                                            |        |                |       |       |
| Input supply voltage range     | $V_{CC1}$             |                                                            | 2.7    |                | 5.5   | V     |
| Voltage Adjustable Range, 6bit | V <sub>FB1</sub>      | 0.7125V~1.45V<br>(Step=12.5mV)/1<br>.8V/2.0V/2.2V/2.<br>3V | 0.7125 |                | 2.300 | V     |
| Rated output current           | I <sub>MAX1</sub>     |                                                            |        | 2.5            | _     | Α     |
| Output voltage transition rate | dV/dt                 | BUCK1_RATE=00<br>BUCK1_RATE=01<br>BUCK1_RATE=10            |        | 3<br>6<br>12.5 |       | mV/uS |

| Parameter                                                 | Symbol                 | Condition                                                        | Min.       | Тур.                 | Max.       | Unit  |
|-----------------------------------------------------------|------------------------|------------------------------------------------------------------|------------|----------------------|------------|-------|
|                                                           | -                      | BUCK1 RATE=11                                                    |            | 25                   |            |       |
| CH1: Buck 2                                               |                        |                                                                  | •          |                      | •          | •     |
| Input supply voltage range                                | V <sub>CC2</sub>       |                                                                  | 2.7        |                      | 5.5        | V     |
| Voltage Adjustable Range, 6bit                            | V <sub>FB2</sub>       | 0.7125V~1.45V<br>(Step=12.5mV)/1<br>.8V/2.0V/2.2V/2.<br>3V       | 0.7125     |                      | 2.300      | V     |
| Rated output current                                      | I <sub>MAX2</sub>      |                                                                  |            | 2.5                  |            | Α     |
| Output voltage transition rate                            | dV/dt                  | BUCK1_RATE=00<br>BUCK1_RATE=01<br>BUCK1_RATE=10<br>BUCK1_RATE=11 |            | 3<br>6<br>12.5<br>25 |            | mV/uS |
| CH1: Buck 3                                               |                        | _                                                                | •          |                      |            | •     |
| Input supply voltage range                                | V <sub>CC3</sub>       |                                                                  | 2.7        |                      | 5.5        | V     |
| Feedback Voltage                                          | V <sub>FB3</sub>       |                                                                  | 0.784      | 0.800                | 0.816      | V     |
| Rated output current                                      | I <sub>MAX3</sub>      |                                                                  |            | 1.5                  |            | Α     |
| VBUCK3OUT= V <sub>FB3</sub> * (1-                         | +Rfbup/Rf              | bdn); please re                                                  | efer to th | ne typica            | al applica | ation |
| CH1: Buck 4                                               | 1,                     | 7, 1                                                             |            |                      |            |       |
| Input supply voltage range                                | $V_{CC4}$              |                                                                  | 2.7        |                      | 5.5        | V     |
| Voltage Adjustable Range, 5bit                            | V <sub>FB4</sub>       | Step=100mV                                                       | 0.8        |                      | 3.5        | V     |
| Rated output current                                      | I <sub>MAX4</sub>      | Step 100iiiv                                                     | 0.0        | 1.5                  | 3.3        | A     |
| CH5 : LDO1                                                | -11004                 | ı                                                                |            |                      |            | 7.    |
| Input supply voltage range                                | V <sub>CC5</sub>       |                                                                  | 2.0        |                      | 5.5        | V     |
| V <sub>OUT</sub> Output Voltage Adjustable<br>Range, 5bit | V <sub>LDO1</sub>      | Step=100mV                                                       | 0.8        |                      | 3.4        | V     |
| Rated output current                                      | I <sub>MAX5</sub>      | V <sub>CC5</sub> =5V                                             |            | 300                  |            | mA    |
| Power supply reject ratio (f=1kHz)                        | PSRR1                  | V <sub>CC5</sub> =5V,V <sub>LD01</sub> =1V                       |            | 50                   |            | dB    |
| Drop-out voltage @ 300mA                                  | $V_{drop-out1}$        | V <sub>LDO1</sub> =3.4V,                                         |            | 200                  |            | mV    |
| CH6 : LDO2                                                |                        |                                                                  |            |                      |            |       |
| Input supply voltage range                                | $V_{CC5}$              |                                                                  | 2.0        |                      | 5.5        | V     |
| V <sub>OUT</sub> Output Voltage Adjustable<br>Range, 5bit | V <sub>LDO2</sub>      | Step=100mV                                                       | 0.8        |                      | 3.4        | V     |
| Rated output current                                      | I <sub>MAX6</sub>      | V <sub>CC5</sub> =5V                                             |            | 300                  |            | mA    |
| Power supply reject ratio (f=1kHz)                        | PSRR2                  | V <sub>CC5</sub> =5V,V <sub>LDO2</sub> =1.<br>8V                 |            | 50                   |            | dB    |
| Drop-out voltage @ 300mA                                  | $V_{drop-out2}$        | $V_{LDO2} = 3.4V$ ,                                              |            | 200                  |            | mV    |
| CH7: LD03                                                 |                        |                                                                  |            |                      |            |       |
| Input supply voltage range                                | $V_{CC6}$              |                                                                  | 2.0        |                      | 5.5        | V     |
| V <sub>OUT</sub> Output Voltage Adjustable<br>Range, 5bit | $V_{LDO3}$             | Step=100mV                                                       | 0.8        |                      | 3.4        | V     |
| Rated output current                                      | I <sub>MAX7</sub>      | V <sub>CCA</sub> =5V                                             |            | 100                  |            | mA    |
| Power supply reject ratio (f=1kHz)                        | PSRR3                  | $V_{CCA}=5V,V_{LDO3}=1.$                                         |            | 70                   |            | dB    |
| Drop-out voltage @ 100mA                                  | V <sub>drop-out3</sub> | V <sub>LDO3</sub> =3.4V,                                         |            | 200                  |            | mV    |
| I2C Interface(7 bits I2C                                  | slave addr             | ess:0011000)                                                     |            |                      |            |       |
| SCL clock frequency                                       | f <sub>SCL</sub>       |                                                                  |            |                      | 1          | MHz   |
| RTC                                                       |                        | _                                                                |            |                      |            |       |
| RTC operation voltage                                     |                        |                                                                  | 2.5        |                      | 5.5        | V     |
| CLK32K Jitter                                             |                        |                                                                  |            | 100                  |            | nS    |
| CLK32K duty                                               |                        |                                                                  | 40         |                      | 60         | %     |

## Chapter 4 Function Description

### 4.1 State Machine Description



Fig. 4-1 State Machine

#### 4.2 Device Power on Enable Conditions

- If none of the device power-on disable conditions is met, the following conditions are available to turn on the device:
  - EN signal rise edge.
  - EN signal is high level, and PWRON signal keep low level at lease 500mS while the device is off.
  - EN signal is high level, and RTC alarm interrupt flag active while the device is off.

#### 4.3 Device Power on Disable Conditions

- EN signal keep low level.
- PWRON signal low level during more than the long-press delay: TDPWRONLP.
- Die temperature has reached the thermal shutdown threshold.
- VCCA down below UVLO threshold.
- VCCA down below VBLO threshold, and Reg21<4>=0.
- VCCA higher than OVP threshold.
- SLEPP signal active, and Reg50<3:2>=1X
- DEV OFF control bit set to 1.

# 4.4 Device Sleep Enable Conditions

- SLEEP signal high level and Reg50<1>=1, and Reg50<3:2>=01.
- SLEEP signal low level and Reg50<1>=0, and Reg50<3:2>=01.
- Reg4b<1>=1.

## 4.5 Power Sequence

|        | AP                                               |                          | N                  | Iull           | RK                 | 3228           | RK1108             |                   |
|--------|--------------------------------------------------|--------------------------|--------------------|----------------|--------------------|----------------|--------------------|-------------------|
|        | BOOT(OTP)                                        |                          | 0                  |                |                    |                | 1                  |                   |
|        |                                                  |                          | RK8                | 305-0          | RK8                | 305-1          | RK805-2            |                   |
|        | Output voltage range                             | Max<br>output<br>current | Default<br>voltage | Power sequence | Default<br>voltage | Power sequence | Default<br>voltage | Power<br>sequence |
| BUCK1  | 0.7125V-1.45V(step 12.5mV)<br>/1.8V/2V/2.2V/2.3V | 2.5A                     | 1.0V               | 2              | 1.1V               | 2              | 1.0V               | 2                 |
| BUCK2  | 0.7125V-1.45V(step 12.5mV)<br>/1.8V/2V/2.2V/2.3V | 2.5A                     | 1.0V               | 2              | 1.1V               | 2              | 1.0V               | Х                 |
| BUCK3  | setting by external resistors                    | 1.5A                     | Х                  | 3              | Х                  | 3              | X                  | 3                 |
| BUCK4  | 0.8V-3.5V(step=0.1V)                             | 1.5A                     | 3.3V               | 5              | 3.3V               | 5              | 3.3V               | 5                 |
| LDO1   | 0.8V-3.4V(step=0.1V)                             | 300mA                    | 1.0V               | 1              | 1.8V               | 4              | 1.0V               | 1                 |
| LDO2   | 0.8V-3.4V(step=0.1V)                             | 300mA                    | 1.8V               | 4              | 1.8V               | 4              | 1.8V               | 4                 |
| LDO3   | 0.8V-3.4V(step=0.1V)                             | 100mA                    | 1.0V               | 1              | 1.0V               | 1              | 1.0V               | 1                 |
| RESETB |                                                  |                          | Х                  | 8              | Х                  | 10             | Х                  | 10                |

Table 4-1 Power Start Up Sequence

X: The buck3 voltage is decided by external resistors. The RESETB is open drain output.

#### 4.5.1 BOOT = 0 (RK805-0)



Fig. 4-2 Power On/Off Timing, BOOT=0 (RK805-0)

#### 4.5.2 BOOT = 1 (RK805-1)



Fig. 4-3 Power On/Off Timing, BOOT=1 (RK805-1)

#### 4.5.3 BOOT = 1 (RK805-2)



Fig. 4-4 Power On/Off Timing, BOOT=1 (RK805-2)

# 4.6 Boot Timing Characteristic

| PARAMETERS | DESCRIPTION                                          | MIN | TYP | MAX | UNIT |
|------------|------------------------------------------------------|-----|-----|-----|------|
| Ton1       | Reference and system ready 1st channel enable delay  |     | 6   |     | ms   |
| Ton2       | 1st channel enable delay to 2nd channel enable delay |     | 2   |     | ms   |
| Ton3       | 2nd channel enable to 3rd channel enable delay       |     | 2   |     | ms   |
| Ton4       | 3rd channel enable to 4th channel enable delay       |     | 2   |     | ms   |
| Ton5       | 4th channel enable to 5th channel enable delay       |     | 2   |     | ms   |
| Ton6       | 5th channel enable to RESET enable delay @ RK805-0   |     | 6   |     | ms   |

| PARAMETERS | DESCRIPTION                                          | MIN | TYP                  | MAX | UNIT |
|------------|------------------------------------------------------|-----|----------------------|-----|------|
| Ton7       | 5th channel enable to RESET enable delay @ RK805-1/2 |     | 10                   |     | ms   |
| toff1      | power disable to RESETB falling delay                |     | 1×t <sub>CK32K</sub> |     | us   |
| Toff2      | RESETB falling delay to supplies disable delay       |     | 2                    |     | ms   |
| Ton1       | Reference and system ready 1st channel enable delay  |     | 6                    |     | ms   |
| Ton2       | 1st channel enable delay to 2nd channel enable delay |     | 2                    |     | ms   |

Table 4-2 Boot Timing Characteristics

# **Chapter 5 Register Description**

# **5.1** Register Summary

| HEX     | ACTION/               | R/W      | DEFAULT/                          |
|---------|-----------------------|----------|-----------------------------------|
| ADDRESS | DESCRIPTION           |          | RESET                             |
|         | RTC Register          | •        |                                   |
| 00      | SECONDS_REG           | RW       | 0x00                              |
| 01      | MINUTES_REG           | RW       | 0x50                              |
| 02      | HOURS_REG             | RW       | 0x08                              |
| 03      | DAYS_REG              | RW       | 0x21                              |
| 04      | MONTHS_REG            | RW       | 0x01                              |
| 05      | YEARS_REG             | RW       | 0x16                              |
| 06      | WEEKS_REG             | RW       | 0x04                              |
| 08      | ALARM_SECONDS_REG     | RW       | 0x00                              |
| 09      | ALARM_MINUTES REG     | RW       | 0x00                              |
| 0A      | ALARM_HOURS REG       | RW       | 0x00                              |
| 0B      | ALARM_DAYS_REG        | RW       | 0x01                              |
| 0C      | ALARM_MONTHS_REG      | RW       | 0x01                              |
| 0D      | ALARM_YEARS_REG       | RW       | 0x00                              |
| 10      | RTC_CTRL_REG          | RW       | 0x00                              |
| 11      | RTC_STATUS_REG        | RW       | 0x82                              |
| 12      | RTC_INT_REG           | RW       | 0x00                              |
| 13      | RTC_COMP_LSB_REG      | RW       | 0x00                              |
| 14      | RTC_COMP_MSB_REG      | RW       | 0x00                              |
| 20      | CLK32KOUT_REG         | RW       | 0x01                              |
|         | Version Registe       | r        |                                   |
| 17      | CHIP_NAME_REG         | RO       | 0x80                              |
| 18      | CHIP_VER_REG          | RO       | 0x50                              |
| 19      | OTP_VER_REG           | RO       | 0000/otp<3:0>                     |
|         | PMU Control Regis     | ster     |                                   |
| 21      | VB_MON_REG            | RW       | 0x14                              |
| 22      | VB_UV_REG/THERMAL_REG | RW       | 0x00                              |
| 47      | PWRON_LP_INT_TIME_REG | RW       | 0x20                              |
| 48      | PWRON_DB_REG          | RW       | 0x40                              |
| 4B      | DEV_CTRL_REG          | RW       | 0x00                              |
| 4C      | INT_STS_REG           | RW       | 0x00                              |
| 4D      | INT_STS_MSK_REG       | RW       | 0x00                              |
| 50      | IO_POL_REG            | RW       | 0x02                              |
| 52      | OUT_REG               | RW       | 0x00                              |
| AE      | ON_SOURCE_REG         | RO       | 0x00                              |
| AF      | OFF_SOURCE_REG        | RO       | 0x00                              |
|         | Power Chanel Enable F | Register |                                   |
| 23      | DCDC_EN_REG           | RW       | Boot0:0x0F<br>Boot1:0000/otp<3:0> |
| 25      | SLP_DCDC_EN_REG       | RW       | Boot0:0x0F<br>Boot1:0000/otp<3:0> |

| HEX     | ACTION/                  | R/W        | DEFAULT/                      |
|---------|--------------------------|------------|-------------------------------|
| ADDRESS | DESCRIPTION              |            | RESET                         |
| 26      | SLP_LDO_EN_REG           | RW         | Boot0:0x07                    |
|         |                          |            | Boot1:00000/otp<2:0>          |
| 27      | LDO_EN_REG               | RW         | Boot0:0x07                    |
|         |                          |            | Boot1:00000/otp<2:0>          |
| 2A      | BUCK_LDO_SLP_LP_REG      | RW         | Boot0:0x07                    |
|         |                          |            | Boot1:00000/otp<0>/0          |
|         | DUCK and I DO Configure  | ):-t       | 0                             |
|         | BUCK and LDO Configure I | , <u> </u> | 1                             |
| 2E      | BUCK1_CONFIG_REG         | RW         | 0x7A                          |
| 2F      | BUCK1_ON_VSEL_REG        | RW         | Boot0:0x17                    |
|         |                          |            | Boot1:00/otp<5:0>             |
| 30      | BUCK1_SLP_VSEL_REG       | RW         | Boot0:0x17                    |
|         | BUSKS CONFIG BES         | 5147       | Boot1:00/otp<5:0>             |
| 32      | BUCK2_CONFIG_REG         | RW         | 0x7A                          |
| 33      | BUCK2_ON_VSEL_REG        | RW         | Boot0:0x17                    |
| 2.4     | DUGUS GLD VGEL DEG       | 5147       | Boot1:00/otp<5:0>             |
| 34      | BUCK2_SLP_VSEL_REG       | RW         | Boot0:0x17                    |
| 36      | DUCKS CONFIC DEC         | RW         | Boot1:00/otp<5:0>             |
|         | BUCK3_CONFIG_REG         |            | 0x2A                          |
| 37      | BUCK4_CONFIG_REG         | RW         | 0x2A                          |
| 38      | BUCK4_ON_VSEL_REG        | RW         | Boot0:0x19                    |
| 20      | DUGUL GLD VGEL DEG       | 5144       | Boot1:000/otp<4:0>            |
| 39      | BUCK4_SLP_VSEL_REG       | RW         | Boot0:0x19                    |
| 20      | LDO1 ON VCEL DEC         | RW         | Boot1:000/otp<4:0> Boot0:0x22 |
| 3B      | LDO1_ON_VSEL_REG         | KVV        | Boot1:001/otp<4:0>            |
| 3C      | LDO1 SLP VSEL REG        | RW         | Boot0:0x02                    |
| 30      | LDO1_3Li _V3LL_KLO       | IXVV       | Boot1:000/otp<4:0>            |
| 3D      | LDO2_ON_VSEL_REG         | RW         | Boot0:0x2A                    |
|         |                          |            | Boot1:001/otp<4:0>            |
| 3E      | LDO2_SLP_VSEL_REG        | RW         | Boot0:0x0A                    |
|         |                          |            | Boot1:000/otp<4:0>            |
| 3F      | LDO3_ON_VSEL_REG         | RW         | Boot0:0x22                    |
|         |                          |            | Boot1:001/otp<4:0>            |
| 40      | LDO3_SLP_VSEL_REG        | RW         | Boot0:0x02                    |
|         |                          |            | Boot1:000/otp<4:0>            |

**NOTE:** Address 51h through 97h are for OTP registers. Customer's accessibility to those addresses is not allowed.

# **5.2 Register Description**

#### 5.2.1 RTC Registers

• SECONDS\_REG : RTC SECOND Register

| Address: 00H | Type: RW |      |      |      |      |      |      |      |  |
|--------------|----------|------|------|------|------|------|------|------|--|
| Bit          | Bit7     | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |  |
| SYMBOL       | RESV     |      | SEC1 |      | SEC0 |      |      |      |  |
| Default      | 0        | 0    | 0    | 0    | 0    | 0    | 0    | 0    |  |

## **Description**

Bit 7 Reserved

Bit 6-4 Set the second digit of the RTC seconds (0-5) Bit 3-0 Set the first digit of the RTC seconds (0-9)

Note BCD coding from 00 - 59

MINUTES\_REG : RTC MINUTE Register

| Address: 01H | Type: RW |      |      |      |      |      |      |      |  |
|--------------|----------|------|------|------|------|------|------|------|--|
| Bit          | Bit7     | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |  |
| SYMBOL       | RESV     |      | MIN1 |      | MINO |      |      |      |  |
| Default      | 0        | 1    | 0    | 1    | 0    | 0    | 0    | 0    |  |

#### **Description**

Bit 7 Reserved

Bit 6-4 Set the second digit of the RTC minutes

Bit 3-0 Set the first digit of the RTC minutes

Note BCD coding from 00 – 59

• HOURS\_REG : RTC HOUR Register

| Address: 02H |       |      |      | Type: R | W     |      |      |      |
|--------------|-------|------|------|---------|-------|------|------|------|
| Bit          | Bit7  | Bit6 | Bit5 | Bit4    | Bit3  | Bit2 | Bit1 | Bit0 |
| SYMBOL       | PM/AM | RESV | HOU  | JR1     | HOUR0 |      |      |      |
| Default      | 0     | 0    | 0    | 0       | 1     | 0    | 0    | 0    |

#### **Description**

Bit 7 Set PM or AM: Only used in PM-AM mode, 1: PM. 0:AM.

Bit 6 Reserved

Bit 5-4 Set the second digit of the RTC hours

Bit 3-0 Set the first digit of the RTC hours

Note HOUR1/0 BCD coding from 0-11/23

• DAYS\_REG : RTC DAY Register

| Address: 03H |      |      |      | Type: R\ | N    |      |      |      |
|--------------|------|------|------|----------|------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV | RESV | DA   | Y1       | DAY0 |      |      |      |
| Default      | 0    | 0    | 1    | 0        | 0    | 0    | 0    | 1    |

#### **Description**

Bit 7-6 Reserved

Bit 5-4 Set the second digit of the RTC days

Bit 3-0 Set the first digit of the RTC days

Note BCD coding from 01 - 28/29/30/31

MONTHS\_REG : RTC MONTH Register

| Address: 04H |      |      |      | Type: RW   |        |      |      |      |
|--------------|------|------|------|------------|--------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4       | Bit3   | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV | RESV | RESV | MONTH<br>1 | MONTH0 |      |      |      |
| Default      | 0    | 0    | 0    | 0          | 0      | 0    | 0    | 1    |

#### **Description**

Bit 7-5 Reserved

Bit 4 Set the second digit of the RTC months Bit 3-0 Set the first digit of the RTC months

Note BCD coding from 01 - 12

YEARS\_REG : RTC YEAR Register

| Address: 05H |      |      |      | Type: R\ | N     |      |      |      |  |
|--------------|------|------|------|----------|-------|------|------|------|--|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3  | Bit2 | Bit1 | Bit0 |  |
| SYMBOL       |      | YEA  | AR1  |          | YEAR0 |      |      |      |  |
| Default      | 0    | 0    | 0    | 1        | 0     | 1    | 1    | 0    |  |

#### **Description**

Bit 7-5 Set the second digit of the RTC years

Bit 3-0 Set the first digit of the RTC years

Note BCD coding from 00 - 99

#### • WEEKS\_REG: RTC WEEK Register

| Address: 06H |      |      |      |      | Type: RW |      |      |      |  |  |
|--------------|------|------|------|------|----------|------|------|------|--|--|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4 | Bit3     | Bit2 | Bit1 | Bit0 |  |  |
| SYMBOL       | RESV | RESV | RESV | RESV | RESV     | WEEK |      |      |  |  |
| Default      | 0    | 0    | 0    | 0    | 0        | 1    | 0    | 0    |  |  |

#### **Description**

Bit 7-3 Reserved

Bit 2-0 Set the RTC weeks

Note BCD coding from 1 - 7

• ALARM\_SECONDS\_REG: RTC ALARM SECOND Register

| Address: 08H |      |      |         | Type: RV | N          |      |      |      |  |
|--------------|------|------|---------|----------|------------|------|------|------|--|
| Bit          | Bit7 | Bit6 | Bit5    | Bit4     | Bit3       | Bit2 | Bit1 | Bit0 |  |
| SYMBOL       | RESV | AL   | _ARM_SE | C1       | ALARM_SEC0 |      |      |      |  |
| Default      | 0    | 0    | 0       | 0        | 0          | 0    | 0    | 0    |  |

#### **Description**

Bit 7 Reserved

Bit 6-4 Set the second digit of the RTC alarm seconds Bit 3-0 Set the first digit of the RTC alarm seconds

Note BCD coding from 00 - 59

• ALARM\_MINUTES\_REG: RTC ALARM MINUTE Register

| Address: 09H |      |      |            | Type: RV | N    |            |      |      |  |  |
|--------------|------|------|------------|----------|------|------------|------|------|--|--|
| Bit          | Bit7 | Bit6 | Bit5       | Bit4     | Bit3 | Bit2       | Bit1 | Bit0 |  |  |
| SYMBOL       | RESV | Al   | ALARM_MIN1 |          |      | ALARM_MIN0 |      |      |  |  |
| Default      | 0    | 0    | 0          | 0        | 0    | 0          | 0    | 0    |  |  |

#### **Description**

| Bit | 7 | Reserved |
|-----|---|----------|
|     | , | RESERVE  |
|     |   |          |

Bit 6-4 Set the second digit of the RTC alarm minutes

Bit 3-0 Set the first digit of the RTC alarm minutes

Note BCD coding from 00 - 59

ALARM\_HOURS\_REG : RTC ALARM HOUR Register

| Address: 0AH |             |      |        | Type: RW |             |      |      |      |  |
|--------------|-------------|------|--------|----------|-------------|------|------|------|--|
| Bit          | Bit7        | Bit6 | Bit5   | Bit4     | Bit3        | Bit2 | Bit1 | Bit0 |  |
| SYMBOL       | ALARM_PM_AM | RESV | ALARM_ | _HOUR1   | ALARM_HOUR0 |      |      |      |  |
| Default      | 0           | 0    | 0      | 0        | 0           | 0    | 0    | 0    |  |

#### **Description**

| Bit 7 | Set PM or AM: | Only used in | n PM-AM mode | e, 1: PM. 0:AM. |
|-------|---------------|--------------|--------------|-----------------|
|       |               |              |              |                 |

Bit 6 Reserved

Bit 5-4 Set the second digit of the RTC alarm hours

Bit 3-0 Set the first digit of the RTC alarm hours

Note HOUR1/0 BCD coding from 0-11/23

ALARM\_DAYS\_REG : RTC ALARM DAY Register

| Address: 0BH |      |      |       | Type: R\ | N          |      |      |      |
|--------------|------|------|-------|----------|------------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5  | Bit4     | Bit3       | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV | RESV | ALARM | LDAY1    | ALARM_DAY0 |      |      |      |
| Default      | 0    | 0    | 0     | 0        | 0          | 0    | 0    | 1    |

#### **Description**

| Bit | 7-6 | Reserved   |
|-----|-----|------------|
| טוע | , 0 | ivesei veu |

Bit 5-4 Set the second digit of the RTC alarm days

Bit 3-0 Set the first digit of the RTC alarm days

Note BCD coding from 01 - 28/29/30/31

• ALARM\_MONTHS\_REG: RTC ALARM MONTH Register

| Address: 0CH |      |      |      | Type: RW |      |         |        |      |
|--------------|------|------|------|----------|------|---------|--------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4     | Bit3 | Bit2    | Bit1   | Bit0 |
| SYMBOL       |      |      |      | ALARM_   |      |         |        |      |
|              | RESV | RESV | RESV | MONTH    |      | ALARM_N | 10NTH0 |      |
|              |      |      |      | 1        |      |         |        |      |
| Default      | 0    | 0    | 0    | 0        | 0    | 0       | 0      | 1    |

#### **Description**

Bit 7-5 Reserved

Bit 4 Set the second digit of the RTC alarm months

Bit 3-0 Set the first digit of the RTC alarm months

Note BCD coding from 01 - 12

ALARM\_YEARS\_REG : RTC ALARM YEAR Register

| Address: 0DH |                         |      |      | Type: F | RW   |       |      |      |
|--------------|-------------------------|------|------|---------|------|-------|------|------|
| Bit          | Bit7                    | Bit6 | Bit5 | Bit4    | Bit3 | Bit2  | Bit1 | Bit0 |
| SYMBOL       | ALARM_YEAR1 ALARM_YEAR0 |      |      |         |      | YEAR0 |      |      |
| Default      | 0                       | 0    | 0    | 0       | 0    | 0     | 0    | 0    |

#### **Description**

Bit 7-4 Set the second digit of the RTC alarm years

Bit 3-0 Set the first digit of the RTC alarm years

Note BCD coding from 00 - 99

• RTC\_CTRL\_REG: RTC Control Register

| Address | : 10H    |        |         | Type: RW |       |       |            |       |  |  |
|---------|----------|--------|---------|----------|-------|-------|------------|-------|--|--|
| Bit     | Bit7     | Bit6   | Bit5    | Bit4     | Bit3  | Bit2  | Bit1       | Bit0  |  |  |
| SYMBOL  | RTC_READ | GET_TI | SET_32_ | TEST_M   | AMPM_ | AUTO_ | ROUND_30S  | STOP_ |  |  |
|         | SEL      | ME     | COUNTER | ODE      | MODE  | COMP  | (Auto Clr) | RTC   |  |  |
| Default | 0        | 0      | 0       | 0        | 0     | 0     | 0          | 0     |  |  |

#### **Description**

Bit 7 RTC\_READSEL: 0: Read access directly to dynamic registers.

1: Read access to static shadowed registers

Bit 6 GET\_TIME: Rising transition of this register transfers dynamic registers into static shadowed registers.

Bit 5 SET\_32\_COUNTER: 1: set the 32-kHz counter with COMP\_REG value. It must only be used when the RTC is frozen.

Bit 4 TEST\_MODE: 1: test mode (Auto compensation is enable when the 32kHz counter reaches at its end)

Bit 3 AMPM\_MODE: 0: 24 hours mode.

1: 12 hours mode (PM-AM mode)

Bit 2 AUTO\_COMP: 0: No auto compensation RW0.

1: Auto compensation enabled

Bit 1 ROUND\_30S: 1: When 1 is written, the time is rounded to the closest

minute in next second. self cleared after rounding

Bit 0 STOP RTC: 1: RTC is frozen.

0: RTC is running.

RTC\_time can only be changed during RTC frozen

• RTC\_STATUS\_REG : RTC Status Register

| Addre   | ess: 11H             |                   |                      | Type: RW             |                      |                      |      |      |  |  |
|---------|----------------------|-------------------|----------------------|----------------------|----------------------|----------------------|------|------|--|--|
| Bit     | Bit7                 | Bit6              | Bit5                 | Bit4                 | Bit3                 | Bit2                 | Bit1 | Bit0 |  |  |
| SYMBOL  | POWER_UP<br>(Write 1 | ALARM<br>(Write 1 | EVENT_1D<br>(Write 1 | EVENT_1H<br>(Write 1 | EVENT_1M<br>(Write 1 | EVENT_1S<br>(Write 1 | RUN  | RESV |  |  |
|         | Clr)                 | Clr)              | Clr)                 | Clr)                 | Clr)                 | Clr)                 | (RO) | KLSV |  |  |
| Default | 1                    | 0                 | 0                    | 0                    | 0                    | 0                    | 1    | 0    |  |  |

#### **Description**

Bit 7 POWER\_UP: POWER\_UP is set by a reset, is cleared by writing one in this bit.

Bit 6 ALARM: Indicates that an alarm interrupt has been generated (bit clear by writing 1) The alarm interrupt keeps its low level, until the micro-controller writes 1 in the ALARM bit of the RTC\_STATUS register. The timer interrupt is a low-level pulse (15 µs duration).

Bit 5 EVENT\_1D: One day has occurred

Bit 4 EVENT 1H: One hour has occurred

Bit 3 EVENT 1M: One minute has occurred

Bit 2 EVENT\_1S :One secondr has occurred

Bit 1 RUN: 0, RTC is frozen. 1, RTC is running. This bit shows the real state of the RTC

Bit 0 RESEVERED

• RTC\_INT\_REG : RTC Interrupt Register

| Addres  | ss: 12H |      |      | Type: RW   |           |          |      |      |
|---------|---------|------|------|------------|-----------|----------|------|------|
| Bit     | Bit7    | Bit6 | Bit5 | Bit4       | Bit3      | Bit2     | Bit1 | Bit0 |
| SYMBOL  | RESV    | RESV | RESV | INT_SLEEP_ | INT_ALARM | INT_TIME | EVE  | RY   |
|         |         |      |      | MASK_EN    | _EN       | R_EN     |      |      |
| Default | 0       | 0    | 0    | 0          | 0         | 0        | 0    | 0    |

#### **Description**

Bit 7-5 RESEVERED

Bit 4 INT\_SLEEP\_MASK\_EN:

1: Mask periodic interrupt while the device is in SLEEP mode

0: Normal mode, no interrupt masked.

Bit 3 INT\_ALARM\_EN: Enable one interrupt when the alarm value is reached

1: Enable

0: Disable

Bit 2 INT TIMER EN: Enable periodic interrupt

1:Enable

0:Disable

Bit 1-0 EVERY: 00: every second 01: every minute 10: every hour 11: every

day

• RTC\_COMP\_LSB\_REG: RTC Comensation LSB Register

| Address: 131 | Н              |              |   | Type: RW |                       |   |   |   |  |
|--------------|----------------|--------------|---|----------|-----------------------|---|---|---|--|
| Bit          | Bit7 Bit6 Bit5 |              |   | Bit4     | 4 Bit3 Bit2 Bit1 Bit0 |   |   |   |  |
| SYMBOL       |                | RTC_COMP_LSB |   |          |                       |   |   |   |  |
| Default      | 0              | 0            | 0 | 0        | 0                     | 0 | 0 | 0 |  |

#### **Description**

Bit7-0 This register contains the number of 32-kHz periods to be added into the 32KHz counter every hour [LSB]

#### RTC\_COMP\_MSB\_REG : RTC Compensation MSB Register

| Address: 14 | 1    |      |      | Type: RW |      |      |      |      |
|-------------|------|------|------|----------|------|------|------|------|
| Bit         | Bit7 | Bit6 | Bit5 | Bit4     | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL      |      |      | R    | TC_COMP  | _MSB |      |      |      |
| Default     | 0    | 0    | 0    | 0        | 0    | 0    | 0    | 0    |

#### **Description**

Bit7-0 This register contains the number of 32-kHz periods to be added into the 32KHz counter every hour [MSB]

CLK32KOUT\_REG: RTC Compensation MSB Register

| Address: 20H |      |      |         | Type: | RW   |       |      |           |
|--------------|------|------|---------|-------|------|-------|------|-----------|
| Bit          | Bit7 | Bit6 | Bit5    | Bit4  | Bit3 | Bit2  | Bit1 | Bit0      |
| SYMBOL       |      | RI   | ESERVEI | )     |      | VB_UV |      | CLK32KOUT |
|              |      |      |         |       |      | I۱۸   | 1E   | 2_EN      |
| Default      | 0    | 0    | 0       | 0     | 0    | 0     | 0    | 0         |

#### **Description**

Bit 7-3 Reserved

Bit 2-1 VB\_UV\_DB\_TIME: VCCA under voltage lock out de-bounce time set:

00:2mS; 01:500uS; 10:90uS; 11:30uS

Bit 0 CLK32KOUT2\_EN:

1. CLK32KOUT2 output is enabled

0. CLK32KOUT2 output is disabled

#### 5.2.2 Version Register

#### • CHIP\_NAME\_REG: Chip Name Register

| Address: 17H |      |      |      | Type: | RO     |      |      |      |
|--------------|------|------|------|-------|--------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4  | Bit3   | Bit2 | Bit1 | Bit0 |
| SYMBOL       |      |      |      | CHIP_ | NAME<1 | 1:4> |      |      |
| Default      | 1    | 0    | 0    | 0     | 0      | 0    | 0    | 0    |

#### **Description**

Bit 7-0 CHIP\_NAME<11:4>: chip name high 8 bits.

• CHIP VER REG: Chip version Register

| Address: 18H |      |         |         | Type: | RO   |      |            |      |
|--------------|------|---------|---------|-------|------|------|------------|------|
| Bit          | Bit7 | Bit6    | Bit5    | Bit4  | Bit3 | Bit2 | Bit1       | Bit0 |
| SYMBOL       | Cl   | HIP_NAN | 1E<3:0> | >     |      | CHIF | P_VER<3:0> | •    |
| Default      | 0    | 1       | 0       | 1     | 0    | 0    | 0          | 0    |

#### **Description**

Bit 7-4 CHIP\_NAME<3:0>: chip name low 4 bits.

Bit 3-0 CHIP\_VER<3:0>: chip version.

• OTP\_VER\_REG: OTP Version Register

| Address: 19H |      |      |      | Type:        | RO   |      |      |      |
|--------------|------|------|------|--------------|------|------|------|------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4         | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL       | RESV |      |      | OTP_VER<3:0> |      |      |      |      |
| Default      | 0    | 0    | 0    | 0            | OTP  |      |      |      |

#### **Description**

Bit 7-4 RESV: RESEVERED

Bit 3-0 OTP VER<3:0>: OTP Version NO.

#### 5.2.3 PMU Control Register

VB\_MON\_REG : Battery Voltage Monitor Register

| Address: | 21H                   |      |                       | Type: RV      | ٧                     |           |      |      |
|----------|-----------------------|------|-----------------------|---------------|-----------------------|-----------|------|------|
| Bit      | Bit7                  | Bit6 | Bit5                  | Bit4          | Bit3                  | Bit2      | Bit1 | Bit0 |
| SYMBOL   | PWRON_<br>STS<br>(RO) | RESV | VB_UV_<br>STS<br>(RO) | VB_LO_<br>ACT | VB_LO_<br>STS<br>(RO) | VB_LO_SEL |      | L    |
| Default  | 0                     | 0    | 0                     | 0             | 0                     | 1         | 1    | 0    |

#### **Description**

Bit 7 PWRON\_STS: PWRON key status

0: no PWRON key pressed1: PWRON key pressedThis bit is read only

Bit 6 RESV: RESEVERED

Bit 5 VB\_UV\_STS: VCCA under voltage lockout status(shut down system if the bit=1)

This bit is read only

Bit 4 VB\_LO\_ACT: VCCA low action

0: shut down system1: insert interrupt

Bit 3 VB\_LO\_STS: VCCA low voltage status

0: VCCA>VB\_LO\_SEL
1: VCCA<VB\_LO\_SEL
This bit is read only

Bit 2-0 VB\_LO\_SEL: VCCA low voltage threshold

000~111: 2.8V~ 3.5V, step=100mV

• THERMAL REG: Thermal Control Register

| Address: | 22H       |      |      | Type: F      | RW    |        |                        |                 |  |  |  |  |
|----------|-----------|------|------|--------------|-------|--------|------------------------|-----------------|--|--|--|--|
| Bit      | Bit7      | Bit6 | Bit5 | Bit4         | Bit3  | Bit2   | Bit1                   | Bit0            |  |  |  |  |
| SYMBOL   | VB_UV_SEL |      |      | TSD_T<br>EMP | HOTDI | E_TEMP | HOTDIE_ST<br>S<br>(RO) | TSD_STS<br>(RO) |  |  |  |  |
| Default  | 0         | 0    | 0    | 0            | 0     | 0      | 0                      | 0               |  |  |  |  |

#### **Description**

Bit 7-5 VB\_UV\_SEL: VCCA under voltage threshold

000~111: 2.7V~ 3.4V, step=100mV

Bit 4 TSD\_TEMP: Thermal shutdown temperture threshold

0: 140°C;

1: 160℃

Bit 3-2 HOTDIE\_TEMP: Hot-die temperature threshold

00: 85°C; 01: 95°C; 10: 105°C; 11: 115°C

Bit 1 HOTDIE\_STS: Hot-die warning

This bit is read only bit.

Bit 0 TSD\_STS: Thermal shut down

• PWRON\_LP\_TIME\_REG: Long Press key Interrupt Time Register

| Address | s: 47H |                     |      | Type: R\ | W    |      |      |      |
|---------|--------|---------------------|------|----------|------|------|------|------|
| Bit     | Bit7   | Bit6                | Bit5 | Bit4     | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL  | RESV   | PWRON_LP_TM_S<br>EL |      |          |      | RESV |      |      |
| Default | 0      | 0                   | 1    | 0        | 0    | 0    | 0    | 0    |

#### **Description**

Bit 7 RESV: RESERVED

Bit 6-5 PWRON\_LP\_TM\_SEL: Long press PWRON key interrupt time set.

00: 0.5S, 01: 1S, 10: 1.5S, 11: 2S

Bit 4-0 RESV: RESERVED

• PWRON\_DB\_REG: Key De-bounce Time Register

| Address | s: 48H |              |      | Type: R\ | W    |      |      |      |  |  |  |  |  |
|---------|--------|--------------|------|----------|------|------|------|------|--|--|--|--|--|
| Bit     | Bit7   | Bit6         | Bit5 | Bit4     | Bit3 | Bit2 | Bit1 | Bit0 |  |  |  |  |  |
| SYMBOL  | RESV   | PWRON_DB_SEL |      |          |      | RESV |      |      |  |  |  |  |  |
| Default | 0      | 1            | 0    | 0        | 0    | 0    | 0    | 0    |  |  |  |  |  |

#### **Description**

Bit 7 RESV: RESERVED

Bit 6-5 PWRON\_DB\_SEL: PWRON key de-bounce time set.

00: 32uS, 01: 10mS, 10: 20mS, 11: 40mS

Bit 4-0 RESV: RESERVED

• DEV CTRL REG: Device Control Register

| Address | s: 4BH        |                      |                       | Type: RW |                    |      |             |             |  |  |
|---------|---------------|----------------------|-----------------------|----------|--------------------|------|-------------|-------------|--|--|
| Bit     | Bit7          | Bit6                 | Bit5                  | Bit4     | Bit3               | Bit2 | Bit1        | Bit0        |  |  |
| SYMBOL  | INT_FC<br>_EN | PWRO<br>N_LP_<br>ACT | PWRON_LP_OFF_T<br>IME |          | DEV_OFF<br><br>RST | RESV | DEV_SL<br>P | DEV_O<br>FF |  |  |
| Default | 0             | 0                    | 0                     | 0        | 0                  | 0    | 0           | 0           |  |  |

#### **Description**

Bit 7 INT\_FC\_EN: Interrupt watch dog enable

1: enable(Pin INT will output 2S active level, and then 10mS dis-active level)

0: disable

Bit 6 Long press key action

0: Turn down PMU 1: Turn down and restart PMU

Bit 5-4 PWRON\_LP\_OFF\_TIME: PWRON long press time set:

00: 6S, 01: 8S, 10: 10S, 11: 12S

- Bit 3 DEV\_OFF\_RST: write "1" to reset PMU register.
- Bit 2 RESV: reserved
- Bit 1 DEV\_SLP: write "1" to go sleep mode.
- Bit 0 DEV\_OFF: write "1" to turn down the PMU.

INT\_STS\_REG(REG[4C]): Interrupt Status Register

| Add        | lress: 4CH                              |                                        |                                       | Type: RW                           |                                      |                                   |                                   |                                |  |
|------------|-----------------------------------------|----------------------------------------|---------------------------------------|------------------------------------|--------------------------------------|-----------------------------------|-----------------------------------|--------------------------------|--|
| Bit        | Bit7                                    | Bit6                                   | Bit5                                  | Bit4                               | Bit3                                 | Bit2                              | Bit1                              | Bit0                           |  |
| SYMB<br>OL | PWRON_F<br>ALL _INT<br>(Write 1<br>clr) | RTC_PERI<br>OD_INT<br>(Write 1<br>clr) | RTC_ALA<br>RM_INT<br>(Write 1<br>clr) | HOTDI<br>E_INT<br>(Write<br>1 clr) | PWRON<br>_LP_INT<br>(Write 1<br>clr) | PWRO<br>N_INT<br>(Write<br>1 clr) | VB_LO<br>_INT<br>(Write<br>1 clr) | PWRON _RISE_I NT (Write 1 clr) |  |
| Defau      | 0                                       | 0                                      | 0                                     | 0                                  | 0                                    | 0                                 | 0                                 | 0                              |  |
| lt         |                                         |                                        |                                       |                                    |                                      |                                   |                                   |                                |  |

**Description** 

| Bit 7 PWRON FALL INT: PWRON pin falling edge interrupt st | ot status | interrupt | edae ir | falling | PWRON pin | INT: | FALL | PWRON | Bit 7 |
|-----------------------------------------------------------|-----------|-----------|---------|---------|-----------|------|------|-------|-------|
|-----------------------------------------------------------|-----------|-----------|---------|---------|-----------|------|------|-------|-------|

- Bit 6 RTC\_PERIOD\_INT: RTC period interrupt status.
- Bit 5 RTC\_ALARM\_INT: RTC alarm interrupt status.
- Bit 4 HOTDIE\_INT: Hot-die interrupt status.
- Bit 3 PWRON\_LP\_INT: PWRON long press interrupt status.
- Bit 2 PWRON\_INT: PWRON interrupt status.
- Bit 1 VB\_LO\_INT: VCCA low voltage interrupt status.
- Bit 0 PWRON\_RISE\_INT: PWRON pin rising edge interrupt status.
- Note: 1: interrupt, write "1" to clear。 0: no interrupt

INT\_MSK\_REG(REG[4D]): Interrupt Mask Register

| Addr       | ess: 4DH              |                       |                  | Type: R\      | N               |              |              |                        |
|------------|-----------------------|-----------------------|------------------|---------------|-----------------|--------------|--------------|------------------------|
| Bit        | Bit7                  | Bit6                  | Bit5             | Bit4          | Bit3            | Bit2         | Bit1         | Bit0                   |
| SYMBO<br>L | PWRON<br>_FALL_I<br>M | RTC_PE<br>RIOD_I<br>M | RTC_AL<br>ARM_IM | HOTDIE<br>_IM | PWRON<br>_LP_IM | PWRON<br>_IM | VB_LO_<br>IM | PWRO<br>N_RIS<br>E _IM |
| Default    | 0                     | 0                     | 0                | 0             | 0               | 0            | 0            | 0                      |

#### Description

- Bit 7 PWRON\_FALL\_IM: PWRON pin falling edge interrupt mask.
- Bit 6 RTC\_PERIOD\_IM: RTC period interrupt mask.
- Bit 5 RTC\_ALARM\_IM: RTC alarm interrupt mask.
- Bit 4 HOTDIE\_IM: Hot-die interrupt mask.
- Bit 3 PWRON\_LP\_IM: PWRON long press interrupt mask.
- Bit 2 PWRON IM: PWRON interrupt mask.
- Bit 1 VB\_LO\_IM: VCCA low voltage interrupt mask.
- Bit 0 PWRON\_RISE\_IM: PWRON pin rising edge interrupt mask.
- Note: 1: mask the interrupt, 0: don't mask the interrupt

• IO\_POL\_REG(REG[50]): IO Polarity Register

| Addres  | ss: 50H   | 1    |      | Type: | RW   |      |         |         |
|---------|-----------|------|------|-------|------|------|---------|---------|
| Bit     | Bit7      | Bit6 | Bit5 | Bit4  | Bit3 | Bit2 | Bit1    | Bit0    |
| SYMBOL  | MBOL RESV |      |      |       | SLF  | P_SD | SLP_POL | INT_POL |
| Default | 0         | 0    | 0    | 0     | 0    | 0    | 1       | 0       |

#### **Description**

Bit 7-4 RESV: reserved

Bit 4-3 SLP\_SD: SLEEP pin function set:

00: Null, 01: PMU goes to SLEEP mode, 1x: turn down the PMU.

Bit 1 SLP\_POL: SLEEP pin polarity set:

1: active high, 0: active low

Bit 0 INT\_POL: INT pin polarity set:

1: active high, 0: active low

OUT\_REG(REG[52]): Digital OUT Register

| Address | s: 52H |      |      | Type: R | W    |      |      |      |
|---------|--------|------|------|---------|------|------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL  |        |      |      | RESV    |      |      | OUT2 | OUT1 |
| Default | 0      | 0    | 0    | 0       | 0    | 0    | 0    | 0    |

**Description** 

Bit 7-2 RESV: reserved

Bit 1 OUT2: OUT2 pin output logic level:

1: high level; 0: low level

Bit 0 OUT1: OUT1 pin output logic level:

1: high level; 0: low level

• ON\_SOURCE\_REG(REG[AE]): ON Source Register

| Address | s: AEH |       |      | Type: RO |           |      |      |      |
|---------|--------|-------|------|----------|-----------|------|------|------|
| Bit     | Bit7   | Bit6  | Bit5 | Bit4     | Bit3      | Bit2 | Bit1 | Bit0 |
| SYMBOL  | ON_P   | ON_EN | ON_  | RESTART  | RESTART_P | R    | ESV  |      |
|         | WRON   |       | RTC  | _RESETB  | WRON_LP   |      |      |      |
| Default | 0      | 0     | 0    | 0        | 0         | 0    | 0    | 0    |

Description

| Bit 7 | OM | DWDON    | DWDON | pressed to | turn   | on t | ho DMII |
|-------|----|----------|-------|------------|--------|------|---------|
| DII / | UN | PVVKUNI: | PWKUN | pressed to | ) lurn | OH   | Ne PMU. |

Bit 6 ON\_EN: EN rising edge to turn on the PMU.

Bit 5 ON RTC: RTC alarm to turn on the PMU.

Bit 4 RESTART\_RESETB: pull down RESETB pin to restart the PMU.

Bit 3 RESTART\_PWRON\_LP: long press PWRON key to restart the PMU.

Bit 2-0 RESV: reserved.

OFF\_SOURCE\_REG(REG[AF]): OFF Source Register

| Address: A | \FH    |                |             | Type: I        | RO              |                      |                       |                |
|------------|--------|----------------|-------------|----------------|-----------------|----------------------|-----------------------|----------------|
| Bit        | Bit7   | Bit6           | Bit5        | Bit4           | Bit3            | Bit2                 | Bit1                  | Bit0           |
| SYMBOL     | OFF_EN | OFF_S<br>YS_OV | OFF_T<br>SD | OFF_S<br>YS_UV | OFF_DE<br>V_OFF | OFF_P<br>WRON<br>_LP | OFF_U<br>SB_OV<br>_UV | OFF_S<br>YS_LO |
| Default    | 0      | 0              | 0           | 0              | 0               | 0                    | 0                     | 0              |

**Description** 

| Bit 7 | OFF | EN:EN | low | level to | turn | off | the | PMU. |
|-------|-----|-------|-----|----------|------|-----|-----|------|
|       |     |       |     |          |      |     |     |      |

Bit 6 OFF\_VBV: VCCA over voltage to turn off the PMU.

Bit 5 OFF\_TSD: over temperature to turn off the PMU.

Bit 4 OFF\_VB\_UV: VCCA under voltage to turn off the PMU.

- Bit 3 OFF\_DEV\_OFF: write Reg4B<0>=1 to turn off the PMU.
- Bit 2 OFF\_PWRON\_LP: Long press PWRON key to turn off the PMU.
- Bit 1 OFF\_SLEEP\_SD: SLEEP active and Reg50<3:2>=1x to turn off the PMU.
- Bit 0 OFF\_VB\_LO: VCCA over voltage and Reg21<4> =0 to turn off the PMU.

#### 5.2.4 Power Channel Control/Monitor Registers

• DCDC\_EN\_REG: DC-DC Converter Enable Register

| Address: 23H | 1                     |                       |                       | Type: F               | RW           |              |              |              |
|--------------|-----------------------|-----------------------|-----------------------|-----------------------|--------------|--------------|--------------|--------------|
| Bit          | Bit7                  | Bit6                  | Bit5                  | Bit4                  | Bit3         | Bit2         | Bit1         | Bit0         |
| SYMBOL       | BUCK4<br>_EN_M<br>ASK | BUCK3<br>_EN_M<br>ASK | BUCK2<br>_EN_M<br>ASK | BUCK1<br>_EN_M<br>ASK | BUCK4<br>_EN | BUCK3<br>_EN | BUCK2<br>_EN | BUCK1<br>_EN |
| Default      | 0                     | 0                     | 0                     | 0                     | Во           | ot0:1111     | ; Boot1:C    | )TP          |

#### **Description**

Bit 7-4 BUCK(n)\_EN\_MASK: BUCKn enable mask

1, BUCK(n)\_EN can be wrote

0, BUCK(n)\_EN can't be wrote

Bit 3-0 BUCK(n)\_EN: BUCKn enable

1, Enable

0, Disable

The default value is set by boot.

• SLEEP\_DCDC\_EN\_REG1: Sleep Mode DC-DC Converter Enable Register

| Address | s: 25H |      |      | Type: F | RW                    |                  |                  |                  |
|---------|--------|------|------|---------|-----------------------|------------------|------------------|------------------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3                  | Bit2             | Bit1             | Bit0             |
| SYMBOL  |        | RI   | ESV  |         | BUCK4_<br>EN SLP      | BUCK3_<br>EN SLP | BUCK2_<br>EN SLP | BUCK1_<br>EN SLP |
| Default | 0      | 0    | 0    | 0       | Boot0:1111; Boot1:OTP |                  |                  |                  |

#### **Description**

Bit 7-4 Reserved

Bit 3-0 BUCK(n)\_EN\_SLP: BUCKn enable at sleep mode

1, Enable

0, Disable

The default value is set by boot.

• SLEEP\_LDO\_EN\_REG : Sleep Mode LDO Enable Register

| Address: 26H | 1    |      |      | Type: | RW   |                 |                 |                 |
|--------------|------|------|------|-------|------|-----------------|-----------------|-----------------|
| Bit          | Bit7 | Bit6 | Bit5 | Bit4  | Bit3 | Bit2            | Bit1            | Bit0            |
| SYMBOL       |      |      | RESV |       |      | LDO3_E<br>N_SLP | LDO2_E<br>N_SLP | LDO1_E<br>N_SLP |
| Default      | 0    | 0    | 0    | 0     | 0    | Boot0           | :111; Boot      | :1:OTP          |

#### **Description**

Bit 7-3 Reserved.

Bit 2-0 LDO(n)\_EN\_SLP: LDO enable at sleep mode

1, Enable

0, Disable

• LDO\_EN\_REG : LDO Enable Register

| Address | s: 27H |                      |                      | Type: RW         |      |             |             |             |
|---------|--------|----------------------|----------------------|------------------|------|-------------|-------------|-------------|
| Bit     | Bit7   | Bit6                 | Bit5                 | Bit4             | Bit3 | Bit2        | Bit1        | Bit0        |
| SYMBOL  | RESV   | LDO3_<br>EN_MA<br>SK | LDO2_<br>EN_MA<br>SK | LDO1_EN<br>_MASK | RESV | LDO3_E<br>N | LDO2_E<br>N | LDO1_E<br>N |
| Default | 0      | 0                    | 0                    | 0                | 0    | Boot0       | :111; Boot  | 1:OTP       |

#### **Description**

Bit 7 Reserved.

Bit 6-4 LDO(n)\_EN\_MASK: LDO enable mask

1, LDO(n)\_EN can be wrote

0, LDO(n)\_EN can't be wrote

Bit 3 Reserved.

Bit 2-0 LDO(n) EN: LDO enable

Enable
 Disable

BUCK\_LDO\_SLP\_LP\_REG: BUCK And LDO Sleep Low Power Mode Register

| Address | s: 2AH                             |      |      | Type: R\ | N                     |                        |                       |      |  |
|---------|------------------------------------|------|------|----------|-----------------------|------------------------|-----------------------|------|--|
| Bit     | Bit7                               | Bit6 | Bit5 | Bit4     | Bit3                  | Bit2                   | Bit1                  | Bit0 |  |
| SYMBOL  | BUCK12<br>_PAR_A<br>LWAYSO<br>N_EN |      | ı    | RESV     | BUCK1<br>2_PAR<br>_EN | BUCK_S<br>LP_LP_E<br>N | LDO_S<br>LP_LP_<br>EN |      |  |
| Default | 0                                  | 0    | 0    | 0        | 0                     | OTP                    | 0                     | 0    |  |

#### **Description**

Bit 7 BUCK12\_PAR\_ALWAYSON\_EN:

1: BUCK1 and BUCK2 work together during light load when in paralle

0: Only BUCK1 work during light load when in paralle

Bit 6-3 RESV: reserved

Bit 2 BUCK12\_PAR\_EN:

1: enable BUCK1 and BUCK2 work in paralle, 0: disable

Bit 1 BUCK\_SLP\_LP\_EN:

1: enable BUCK work in low power mode in sleep mode, 0:disable

Bit 0 LDO SLP LP EN:

1: enable LDO work in low power mode in sleep mode, 0: disable

#### 5.2.5 BUCK and LDO Configure Register

BUCK1\_CONFIG\_REG: BUCK1 Configure Register

| Address | s: 2EH      |      |                      | Type: RW |       |      |           |      |  |
|---------|-------------|------|----------------------|----------|-------|------|-----------|------|--|
| Bit     | Bit7        | Bit6 | Bit5                 | Bit4     | Bit3  | Bit2 | Bit1      | Bit0 |  |
| SYMBOL  | BUCK1_ILMAX |      | BUCK1_DIS<br>CHRG_EN | BUCK1    | _RATE | BUC  | CK1_ILMIN |      |  |
| Default | 0           | 1    | 1                    | 1        | 1     | 0    | 1         | 0    |  |

#### **Description**

Bit 7-6 BUCK1\_ILMAX: BUCK1 maximum inductor's peak current limit

00: 2.5A, 01: 3A, 10: 3.5A, 11: 4A

Bit 5 BUCK1\_DISCHRG\_EN: BUCK1 discharge resistor enable bit when shut down

0: disable discharge resistor when shut down1: enable discharge resistor when shut down

Bit 4-3 BUCK1 RATE: BUCK1 voltage change rate when DVS

00: 3mV/uS, 01: 6mV/uS, 10: 12.5mV/uS, 11: 25mV/uS

Bit 2-0 BUCK1\_ILMIN: BUCK1 minmum inductor's peak current

000: 150mA, 001: 200mA, 010: 250mA, 011: 300mA 100: 340mA, 101: 380mA, 110: 420mA, 111: 460mA

• BUCK1\_ON\_VSEL\_REG: BUCK1 Active Mode Register

| Address | s: 2FH            |                     |                         | Type: R | W    |      |      |      |  |
|---------|-------------------|---------------------|-------------------------|---------|------|------|------|------|--|
| Bit     | Bit7              | Bit6                | Bit5                    | Bit4    | Bit3 | Bit2 | Bit1 | Bit0 |  |
| SYMBOL  | BUCK1_O<br>N_FPWM | BUCK1<br>_PHAS<br>E | BUCK1_ON_VSEL           |         |      |      |      |      |  |
| Default | 0                 | 0                   | Boot0:010111; Boot1:OTP |         |      |      |      |      |  |

**Description** 

Bit 7 BUCK1 ON FPWM:

1: force PWM mode in active mode

0: PWM/PFM auto change mode(default)

Bit 6 BUCK1 PHASE:

0: normal, 1: inverted

Bit 5-0 BUCK1\_ON\_VSEL: BUCK1 active mode voltage, 0.7125V~1.45V, step=12.5mV

000 000: 0.7125V 000 001: 0.725V

.....

111 011: 1.45V

111 100: 1.8V 111 101: 2.0V 111 110: 2.2V 111 111: 2.3V

• BUCK1 SLP VSEL REG: BUCK1 Sleep Mode Register

| - DOG!  | BOCKI_SEI _VSEE_KEGI BOCKI SICCP HOUC KCGISCCI |      |                         |         |      |      |      |      |  |  |  |
|---------|------------------------------------------------|------|-------------------------|---------|------|------|------|------|--|--|--|
| Address | s: 30H                                         |      |                         | Type: R | N    |      |      |      |  |  |  |
| Bit     | Bit7                                           | Bit6 | Bit5                    | Bit4    | Bit3 | Bit2 | Bit1 | Bit0 |  |  |  |
| SYMBOL  | BUCK1_S<br>LP_FPWM                             | RESV | BUCK1_SLP_VSEL          |         |      |      |      |      |  |  |  |
| Default | 0                                              | 0    | Boot0:010111; Boot1:OTP |         |      |      |      |      |  |  |  |

#### **Description**

Bit 7 BUCK1\_SLP\_FPWM:

1: force PWM mode in sleep mode

0: PWM/PFM auto change mode(default)

Bit 6 RESV: Reserved

Bit 5-0 BUCK1\_SLP\_VSEL: BUCK1 sleep mode voltage , 0.7125V~1.45V, step=12.5mV

000 000: 0.7125V 000 001: 0.725V

.....

111 011: 1.45V

111 100: 1.8V 111 101: 2.0V 111 110: 2.2V 111 111: 2.3V

BUCK2\_CONFIG\_REG: BUCK2 Configure Register

| Address | s: 32H      |      |                      | Type: RW |       |      |           |      |  |
|---------|-------------|------|----------------------|----------|-------|------|-----------|------|--|
| Bit     | Bit7        | Bit6 | Bit5                 | Bit4     | Bit3  | Bit2 | Bit1      | Bit0 |  |
| SYMBOL  | BUCK2_ILMAX |      | BUCK2_DIS<br>CHRG_EN | BUCK2    | _RATE | BUC  | CK2_ILMIN |      |  |
| Default | 0           | 1    | 1                    | 1        | 1     | 0    | 1         | 0    |  |

**Description** 

Bit 7-6 BUCK2\_ILMAX: BUCK2 maximum inductor's peak current limit

00: 2.5A, 01: 3A, 10: 3.5A, 11: 4A

Bit 5 BUCK2\_DISCHRG\_EN: BUCK2 discharge resistor enable bit when shut down

0: disable discharge resistor when shut down1: enable discharge resistor when shut down

Bit 4-3 BUCK2\_RATE: BUCK2 voltage change rate when DVS

00: 3mV/uS, 01: 6mV/uS, 10: 12.5mV/uS, 11: 25mV/uS

Bit 2-0 BUCK2\_ILMIN: BUCK2 minmum inductor's peak current

000: 150mA, 001: 200mA, 010: 250mA, 011: 300mA 100: 340mA, 101: 380mA, 110: 420mA, 111: 460mA

BUCK2\_ON\_VSEL\_REG: BUCK2 Active Mode Register

| ۸ ما ما برد م | . 2211            |                      |                         | T D.     |      |      |      |      |
|---------------|-------------------|----------------------|-------------------------|----------|------|------|------|------|
| Address       | 5: 33H            |                      |                         | Type: R' | VV   |      |      |      |
| Bit           | Bit7              | Bit6                 | Bit5                    | Bit4     | Bit3 | Bit2 | Bit1 | Bit0 |
| SYMBOL        | BUCK2_O<br>N_FPWM | BUCK2<br>_PHAS<br>_E | BUCK2_ON_VSEL           |          |      |      |      |      |
| Default       | 0                 | 0                    | Boot0:010111; Boot1:OTP |          |      |      |      |      |

#### **Description**

Bit 7 BUCK2\_ON\_FPWM:

1: force PWM mode in active mode

0: PWM/PFM auto change mode(default)

Bit 6 BUCK2\_PHASE:

0: normal, 1: inverted

Bit 5-0 BUCK2\_ON\_VSEL: BUCK2 active mode voltage, 0.7125V~1.45V, step=12.5mV

000 000: 0.7125V 000 001: 0.725V

.....

111 011: 1.45V

111 100: 1.8V 111 101: 2.0V 111 110: 2.2V 111 111: 2.3V

BUCK2\_SLP\_VSEL\_REG: BUCK2 Sleep Mode Register

| Address | s: 34H             |      |                         | Type: R\ | N       |         |      |      |
|---------|--------------------|------|-------------------------|----------|---------|---------|------|------|
| Bit     | Bit7               | Bit6 | Bit5                    | Bit4     | Bit3    | Bit2    | Bit1 | Bit0 |
| SYMBOL  | BUCK2_S<br>LP_FPWM | RESV |                         |          | BUCK2_S | LP_VSEL |      |      |
| Default | 0                  | 0    | Boot0:010111; Boot1:OTP |          |         |         |      |      |

#### **Description**

Bit 7 BUCK2\_SLP\_FPWM:

1: force PWM mode in sleep mode

0: PWM/PFM auto change mode(default)

Bit 6 RESV: Reserved

Bit 5-0 BUCK2 SLP VSEL: BUCK2 sleep mode voltage, 0.7125V~1.45V, step=12.5mV

000 000: 0.7125V 000 001: 0.725V

. . . . . .

111 011: 1.45V

111 100: 1.8V 111 101: 2.0V 111 110: 2.2V 111 111: 2.3V

BUCK3\_CONFIG\_REG: BUCK3 Configure Register

|         | Dooks_com re_kree Dooks comigane kegiste. |                 |                          |             |      |      |          |      |  |  |  |
|---------|-------------------------------------------|-----------------|--------------------------|-------------|------|------|----------|------|--|--|--|
| Address | s: 36H                                    |                 |                          | Type: R\    | N    |      |          |      |  |  |  |
| Bit     | Bit7                                      | Bit6            | Bit5                     | Bit4        | Bit3 | Bit2 | Bit1     | Bit0 |  |  |  |
| SYMBOL  | BUCK3_O<br>N_FPWM                         | BUCK3_<br>PHASE | BUCK3_<br>DISCHR<br>G_EN | BUCK3_ILMAX |      | BU   | CK3_ILMI | N    |  |  |  |
| Default | 0                                         | 0               | 1                        | 0           | 1    | 0    | 1        | 0    |  |  |  |

Description

Bit 7 BUCK3\_ON\_FPWM:

1: force PWM mode

0: PWM/PFM auto change mode(default)

Bit 6 BUCK3\_PHASE:

0: normal, 1: inverted

Bit 5 BUCK3\_DISCHRG\_EN: BUCK3 discharge resistor enable bit when shut down

0: disable discharge resistor when shut down1: enable discharge resistor when shut down

Bit 4-3 BUCK3 ILMAX: BUCK3 maximum inductor's peak current limit

00: 1.5A, 01: 2A, 10: 2.5A, 11: 3A

Bit 2-0 BUCK3\_ILMIN: BUCK3 minmum inductor's peak current

000: 50mA, 001: 100mA, 010: 150mA, 011: 200mA 100: 250mA, 101: 300mA, 110: 350mA, 111: 400mA

BUCK4\_CONFIG\_REG: BUCK4 Configure Register

| Address | s: 37H |                 |                          | Type: R\    | N    |      |           |      |
|---------|--------|-----------------|--------------------------|-------------|------|------|-----------|------|
| Bit     | Bit7   | Bit6            | Bit5                     | Bit4        | Bit3 | Bit2 | Bit1      | Bit0 |
| SYMBOL  | RESV   | BUCK4_<br>PHASE | BUCK4_<br>DISCHR<br>G_EN | BUCK4_ILMAX |      | BUC  | CK4_ILMII | V    |
| Default | 0      | 0               | 1                        | 0           | 1    | 0    | 1         | 0    |

#### Description

Bit 7 RESV: Reserved

Bit 6 BUCK4\_PHASE:

0: normal, 1: inverted

Bit 5 BUCK4\_DISCHRG\_EN: BUCK4 discharge resistor enable bit when shut down

0: disable discharge resistor when shut down 1: enable discharge resistor when shut down

Bit 4-3 BUCK4 ILMAX: BUCK4 maximum inductor's peak current limit

00: 2A, 01: 2.5A, 10: 3A, 11: 3.5A

Bit 2-0 BUCK4\_ILMIN: BUCK4 minmum inductor's peak current

000: 50mA, 001: 100mA, 010: 150mA, 011: 200mA 100: 250mA, 101: 300mA, 110: 350mA, 111: 400mA

• BUCK4\_ON\_VSEL\_REG: BUCK4 Active Mode Register

Address: 38H Type: RW

| Bit     | Bit7              | Bit6 | Bit5 | Bit4                   | Bit3 | Bit2 | Bit1 | Bit0 |  |
|---------|-------------------|------|------|------------------------|------|------|------|------|--|
| SYMBOL  | BUCK4_O<br>N_FPWM | RI   | ESV  | BUCK4_ON_VSEL          |      |      |      |      |  |
| Default | 0                 | 0    | 0    | Boot0:11001; Boot1:OTP |      |      |      |      |  |

**Description** 

Bit 7 BUCK4\_ON\_FPWM:

1: force PWM mode in active mode

0: PWM/PFM auto change mode(default)

Bit 6-5 RESV: Reserved

Bit 4-0 BUCK4\_ON\_VSEL: BUCK4 active mode voltage, 0.8V~3.5V, step=100mV

00000: 0.8V 00001: 0.9V

.....

11001: 3.3V 11010: 3.4V 11011: 3.5V 111xx: 3.5V

BUCK4\_SLP\_VSEL: BUCK4 Sleep Mode Register

| Address | s: 39H             |      |      | Type: R\               | N    |      |      |      |  |  |  |
|---------|--------------------|------|------|------------------------|------|------|------|------|--|--|--|
| Bit     | Bit7               | Bit6 | Bit5 | Bit4                   | Bit3 | Bit2 | Bit1 | Bit0 |  |  |  |
| SYMBOL  | BUCK4_S<br>LP_FPWM | RE   | ESV  | BUCK4_SLP_VSEL         |      |      |      |      |  |  |  |
| Default | 0                  | 0    | 0    | Boot0:11001; Boot1:OTP |      |      |      |      |  |  |  |

**Description** 

Bit 7 BUCK4 SLP FPWM:

1: force PWM mode in sleep mode

0: PWM/PFM auto change mode(default)

Bit 6-5 RESV: Reserved

Bit 4-0 BUCK4\_SLP\_VSEL:BUCK4 sleep mode voltage, 0.8V~3.5V, step=100mV

00000: 0.8V 00001: 0.9V

. . . . . .

11001: 3.3V 11010: 3.4V 11011: 3.5V 111xx: 3.5V

• LDO1\_ON\_VSEL\_REG: LDO1 Active Voltage Selection Register

| Address | s: 3BH |               |                         | Type: RW               |      |      |      |      |  |
|---------|--------|---------------|-------------------------|------------------------|------|------|------|------|--|
| Bit     | Bit7   | Bit6          | Bit5                    | Bit4                   | Bit3 | Bit2 | Bit1 | Bit0 |  |
| SYMBOL  | RESV   | LDO1_IM<br>AX | LDO1_D<br>ISCHRG<br>_EN | LDO1_ON_VSEL           |      |      |      |      |  |
| Default | 0      | 0             | 1                       | Boot0:00010; Boot1:OTP |      |      |      |      |  |

**Description** 

Bit 7 RESV: Reserved

Bit 6 LDO1\_IMAX: LDO1 current limit

0: nomal, 1: 130%\*nomal

Bit 5 LDO1\_DISCHRG\_EN: LDO1 discharge resistor enable bit when shut down

0: disable discharge resistor when shut down1: enable discharge resistor when shut down

Bit 4-0 LDO1\_ON\_VSEL: LDO1 active mode voltage, 0.8V~3.4V, step=0.1V

00000: 0.8V 00001: 0.9V

...

11001: 3.3V 11010: 3.4V

▶ LDO1\_SLP\_VSEL\_REG:LDO1 Sleep Voltage Selection Register

| Address | s: 3CH | Type: R | N    |      |          |           |         |      |
|---------|--------|---------|------|------|----------|-----------|---------|------|
| Bit     | Bit7   | Bit6    | Bit5 | Bit4 | Bit3     | Bit2      | Bit1    | Bit0 |
| SYMBOL  |        | RESV    |      |      | LDO      | 1_SLP_V   | SEL     |      |
| Default | 0      | 0       | 0    |      | Boot0:00 | 0010; Boo | ot1:OTP |      |

**Description** 

Bit 7-5 RESV: Reserved

Bit 4-0 LDO1\_SLP\_VSEL: LDO1 sleep mode voltage, 0.8V~3.4V, step=0.1V

00000: 0.8V 00001: 0.9V

. . . .

11001: 3.3V 11010: 3.4V

● LDO2\_ON\_VSEL\_REG: LDO2 Active Voltage Selection Register

| Address | s: 3DH |               | Type: R                 | W    |          |            |       |      |
|---------|--------|---------------|-------------------------|------|----------|------------|-------|------|
| Bit     | Bit7   | Bit6          | Bit5                    | Bit4 | Bit3     | Bit2       | Bit1  | Bit0 |
| SYMBOL  | RESV   | LDO2_IM<br>AX | LDO2_D<br>ISCHRG<br>_EN |      | LDO      | 2_ON_VSE   | L     |      |
| Default | 0      | 0             | 1                       |      | Boot0:01 | L010; Boot | 1:OTP |      |

**Description** 

Bit 7 RESV: Reserved

Bit 6 LDO2 IMAX: LDO2 current limit

0: nomal, 1: 130%\*nomal

Bit 5 LDO2\_DISCHRG\_EN: LDO2 discharge resistor enable bit when shut down

0: disable discharge resistor when shut down 1: enable discharge resistor when shut down

Bit 4-0 LDO2 ON VSEL: LDO2 active mode voltage, 0.8V~3.4V, step=0.1V

00000: 0.8V 00001: 0.9V

....

11001: 3.3V 11010: 3.4V

• LDO2\_SLP\_VSEL\_REG:LDO2 Sleep Voltage Selection Register

| Address | s: 3EH |      |      | Type: R | W         |           |        |      |
|---------|--------|------|------|---------|-----------|-----------|--------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4    | Bit3      | Bit2      | Bit1   | Bit0 |
| SYMBOL  |        | RESV |      |         | LDO2      | _SLP_VSI  | ΞL     |      |
| Default | 0      | 0    | 0    |         | Boot0:010 | 010; Boot | :1:OTP |      |

**Description** 

Bit 7-5 RESV: Reserved

Bit 4-0 LDO2\_SLP\_VSEL: LDO2 sleep mode voltage, 0.8V~3.4V, step=0.1V

00000: 0.8V 00001: 0.9V

11001: 3.3V 11010: 3.4V

LD03\_ON\_VSEL\_REG: LD03 Active Voltage Selection Register

|         | == co_co_coc_coc_coc_coc_coc_coc_coc_coc_c |               |                         |                        |      |         |      |      |  |
|---------|--------------------------------------------|---------------|-------------------------|------------------------|------|---------|------|------|--|
| Address | Type: I                                    | RW            |                         |                        |      |         |      |      |  |
| Bit     | Bit7                                       | Bit6          | Bit5                    | Bit4                   | Bit3 | Bit2    | Bit1 | Bit0 |  |
| SYMBOL  | RESV                                       | LDO3_IM<br>AX | LDO3_D<br>ISCHRG<br>_EN |                        | LD   | O3_ON_\ | /SEL |      |  |
| Default | 0                                          | 0             | 1                       | Boot0:00010; Boot1:OTP |      |         |      |      |  |

**Description** 

Bit 7 **RESV: Reserved** 

Bit 6 LDO3\_IMAX: LDO3 current limit

0: nomal, 1: 130%\*nomal

Bit 5 LDO3\_DISCHRG\_EN: LDO3 discharge resistor enable bit when shut down

> 0: disable discharge resistor when shut down 1: enable discharge resistor when shut down

Bit 4-0 LDO3\_ON\_VSEL: LDO3 active mode voltage, 0.8V~3.4V, step=0.1V

> 00000: 0.8V 00001: 0.9V

11001: 3.3V 11010: 3.4V

LD03\_SLP\_VSEL\_REG:LD03 Sleep Voltage Selection Register

| Address | s: 40H |      | -    | Type: RW               |      |          |      |      |
|---------|--------|------|------|------------------------|------|----------|------|------|
| Bit     | Bit7   | Bit6 | Bit5 | Bit4                   | Bit3 | Bit2     | Bit1 | Bit0 |
| SYMBOL  |        | RESV |      |                        | LDO  | 3_SLP_VS | SEL  |      |
| Default | 0      | 0    | 0    | Boot0:00010; Boot1:OTP |      |          |      |      |

#### **Description**

Bit 7-5 **RESV: Reserved** 

LDO3\_SLP\_VSEL: LDO3 sleep mode voltage, 0.8V~3.4V, step=0.1V Bit 4-0

> 00000: 0.8V 00001: 0.9V

11001: 3.3V 11010: 3.4V

## **Chapter 6 Thermal Management**

#### 6.1 Overview

For reliability and operability concerns, the absolute maximum junction temperature of RK805 has to be below 125°C.

Depending on the thermal mechanical design (Smartphone, Tablet, Personal Navigation Device, etc), the system thermal management software and worst case thermal applications, the junction temperature might be exposed to higher values than those specified above.

Therefore, it is recommended to perform thermal simulations at device level (Smartphone, Tablet, Personal Navigation Device, etc) with the measured power of the worst case UC of the device.

## **6.2 Package Thermal Characteristics**

Table 6-1 provides the thermal resistance characteristics for the package used on this device.

Table 6-1 Thermal Resistance Characteristics

| PACKAGE<br>(QFN4X4-32) | POWER(W) | $	heta_{JA}(^{\circ}\mathbb{C}/W)$ | $	heta_{JB}(^{\circ}C/W)$ | $\theta_{JC}(^{\circ}C/W)$ |
|------------------------|----------|------------------------------------|---------------------------|----------------------------|
| RK805                  | 2        | 45                                 | 21                        | 2                          |

Note: The testing PCB is based on 4 layers, 114mm x 76 mm, 1.6mm thickness, Ambient temperature is 85°C.